APZU FPGA Module with Zynq UltraScale+ MPSoC Introduction – Webcast Replay

APZU series modules provide a programmable Xilinx® Zynq® UltraScale+™ multiprocessor system on a chip (MPSoC). This MPSoC combines both a feature-rich ARM-based processing system and programmable logic in a single device.

Watch the webcast replay below to learn more about the features of Acromag’s AcroPack® APZU mini PCIe FPGA series; the smallest, most economical platform to host a Zynq MPSoC computing device.

Click here to read What is AcroPack FPGA Module with Zynq UltraScale+ MPSoc?

APZU FPGA Module with Zynq UltraScale+ MPSoC

AcroPack modules are a ruggedized version of a mini PCIe card. The modules add a down-facing 100-pin connector to internally route I/O signals through the carrier card, thus securing field connectors. This both eliminates loose cables and increases reliability.

Two dual-core ARM Cortex CPUs (A53 application processor and R5 real-time processor) deliver high-performance computation capability. Additional resources include on-chip memory, external memory interfaces, and a rich set of peripheral connectivity interfaces. Further, the integrated ASIC-class programmable logic is ideal for compute-intensive tasks and offloading critical applications.

By and large, the true value of Zynq UltraScale+ MPSoC architecture lies in the tight integration of its programmable logic with the processing system. Its high-throughput interface eliminates bottlenecks that plague two-chip ASSP-FPGA solutions and allows designers to easily extend the processing system capabilities. As a result, developers can build custom designs by adding peripherals in the programmable logic. Additionally, developers can increase overall system performance by partitioning hardware and software functions with custom accelerators.

Designed for COTS applications, these FPGA-based digital I/O modules deliver user-customizable I/O in a high-density and rugged form factor. For instance, typical applications include adaptive filtering, sensor fusion, motor control, and image processing.

Acromag’s Engineering Design Kit (EDK) includes an FPGA-generated firmware example design. Consequently, this provides host access to the hardware digital I/O on the APZU module. Furthermore, the example is implemented using the Xilinx Vivado® development environment and offers a starting point from which customers can develop their customized applications.

Increased overall system performance is the result of leveraging the tightly-coupled CPU and FPGA computing engines for different signal processing tasks. Additionally, this can all be done with a very small and cost-effective form factor.

Top Features & Benefits Include:

  • Smallest mezzanine module with the power of a Zynq MPSoC FPGA
  • Integrated, multi-core ARM processor and FPGA Extensive I/O and communication capabilities
  • Rugged, high-density, cost-effective platform Xilinx Zynq UltraScale+ MPSoC ARM Cortexâ„¢ A53 & R5 CPUs programmable logic

Get more information on Acromag’s APZU Series here.

Watch a short video on the APZU Mini PCIe FPGA I/O Modules here.